ShopSpell

Skew-Tolerant Circuit Design [Paperback]

$92.99       (Free Shipping)
96 available
  • Category: Books (Technology & Engineering)
  • Author:  David Harris
  • Author:  David Harris
  • ISBN-10:  155860636X
  • ISBN-10:  155860636X
  • ISBN-13:  9781558606364
  • ISBN-13:  9781558606364
  • Publisher:  Morgan Kaufmann
  • Publisher:  Morgan Kaufmann
  • Pages:  300
  • Pages:  300
  • Binding:  Paperback
  • Binding:  Paperback
  • Pub Date:  01-Jun-2000
  • Pub Date:  01-Jun-2000
  • SKU:  155860636X-11-MPOD
  • SKU:  155860636X-11-MPOD
  • Item ID: 100884620
  • Seller: ShopSpell
  • Ships in: 2 business days
  • Transit time: Up to 5 business days
  • Delivery by: Apr 16 to Apr 18
  • Notes: Brand New Book. Order Now.

As advances in technology and circuit design boost operating frequencies of microprocessors, DSPs and other fast chips, new design challenges continue to emerge. One of the major performance limitations in today's chip designs is clock skew, the uncertainty in arrival times between a pair of clocks. Increasing clock frequencies are forcing many engineers to rethink their timing budgets and to use skew-tolerant circuit techniques for both domino and static circuits. While senior designers have long developed their own techniques for reducing the sequencing overhead of domino circuits, this knowledge has routinely been protected as trade secret and has rarely been shared. Skew-Tolerant Circuit Design presents a systematic way of achieving the same goal and puts it in the hands of all designers. This book clearly presents skew-tolerant techniques and shows how they address the challenges of clocking, latching, and clock skew. It provides the practicing circuit designer with a clearly detailed tutorial and an insightful summary of the most recent literature on these critical clock skew issues.



  • Synthesizes the most recent advances in skew-tolerant design in one cohesive tutorial
  • Provides incisive instruction and advice punctuated by humorous illustrations
  • Includes exercises to test understanding of key concepts and solutions to selected exercises
Chapter 1 - Introduction
Chapter 2 - Fundamental Concepts
Chapter 3 - IP Switching
Chapter 4 - Tag Switching
Chapter 5 - MPLS Core Protocols
Chapter 6 - Quality of Service
Chapter 7 - Constraint?based routing
Chapter 8 - Virtual Private Networks


Harris leads the way to more performance with a clear strategy for design. He shows how to combine logic and latching to do more logic in less time. In an era whelS-

Add Review