ShopSpell

Test Resource Partitioning for System-on-a-Chip [Hardcover]

$87.99     $109.99   20% Off     (Free Shipping)
100 available
  • Category: Books (Technology &Amp; Engineering)
  • Author:  Iyengar, Vikram, Chandra, Anshuman
  • Author:  Iyengar, Vikram, Chandra, Anshuman
  • ISBN-10:  1402071191
  • ISBN-10:  1402071191
  • ISBN-13:  9781402071195
  • ISBN-13:  9781402071195
  • Publisher:  Springer
  • Publisher:  Springer
  • Binding:  Hardcover
  • Binding:  Hardcover
  • Pub Date:  01-Feb-2002
  • Pub Date:  01-Feb-2002
  • SKU:  1402071191-11-SPRI
  • SKU:  1402071191-11-SPRI
  • Item ID: 100898084
  • List Price: $109.99
  • Seller: ShopSpell
  • Ships in: 5 business days
  • Transit time: Up to 5 business days
  • Delivery by: Nov 30 to Dec 02
  • Notes: Brand New Book. Order Now.

Test Resource Partitioning for System-on-a-Chip is about test resource partitioning and optimization techniques for plug-and-play system-on-a-chip (SOC) test automation. Plug-and-play refers to the paradigm in which core-to-core interfaces as well as core-to-SOC logic interfaces are standardized, such that cores can be easily plugged into virtual sockets on the SOC design, and core tests can be plugged into the SOC during test without substantial effort on the part of the system integrator. The goal of the book is to position test resource partitioning in the context of SOC test automation, as well as to generate interest and motivate research on this important topic.

SOC integrated circuits composed of embedded cores are now commonplace. Nevertheless, There remain several roadblocks to rapid and efficient system integration. Test development is seen as a major bottleneck in SOC design, and test challenges are a major contributor to the widening gap between design capability and manufacturing capacity. Testing SOCs is especially challenging in the absence of standardized test structures, test automation tools, and test protocols.

Test Resource Partitioning for System-on-a-Chip responds to a pressing need for a structured methodology for SOC test automation. It presents new techniques for the partitioning and optimization of the three major SOC test resources: test hardware, testing time and test data volume.

Test Resource Partitioning for System-on-a-Chip paves the way for a powerful integrated framework to automate the test flow for a large number of cores in an SOC in a plug-and-play fashion. The framework presented allows the system integrator to reduce test cost and meet short time-to-market requirements.

Test Resource Partitioning for System-on-a-Chip is about testl³.

Add Review